### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT299** 8-bit universal shift register; 3-state

Product specification
File under Integrated Circuits, IC06

December 1990





### 74HC/HCT299

#### **FEATURES**

- Multiplexed inputs/outputs provide improved bit density
- Four operating modes:
  - shift left
  - shift right
  - hold (store)
  - load data
- Operates with output enable or at high-impedance OFF-state (Z)
- · 3-state outputs drive bus lines directly
- · Can be cascaded for n-bits word length
- Output capability: bus driver (parallel I/Os), standard (serial outputs)
- · I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT299 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT299 contain eight edge-triggered D-type flip-flops and the interstage logic necessary to perform synchronous shift-right, shift-left, parallel load and hold operations. The type of operation is determined by the mode select inputs ( $S_0$  and  $S_1$ ), as shown in the mode select table.

All flip-flop outputs have 3-state buffers to separate these outputs (I/ $O_0$  to I/ $O_7$ ) such, that they can serve as data inputs in the parallel load mode. The serial outputs ( $Q_0$  and  $Q_7$ ) are used for expansion in serial shifting of longer words.

A LOW signal on the asynchronous master reset input  $(\overline{MR})$  overrides the  $S_n$  and clock (CP) inputs and resets the flip-flops. All other state changes are initiated by the rising edge of the clock pulse. Inputs can change when the clock is either state, provided that the recommended set-up and hold times, relative to the rising edge of CP, are observed.

A HIGH signal on the 3-state output enable inputs ( $\overline{OE}_1$  or  $\overline{OE}_2$ ) disables the 3-state buffers and the I/O<sub>n</sub> outputs are set to the high-impedance OFF-state. In this condition, the shift, hold, load and reset operations can still occur. The 3-state buffers are also disabled by HIGH signals on both S<sub>0</sub> and S<sub>1</sub>, when in preparation for a parallel load operation.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | DADAMETED                                                              | CONDITIONS                                    | TYP | UNIT |     |  |
|-------------------------------------|------------------------------------------------------------------------|-----------------------------------------------|-----|------|-----|--|
| STIVIBUL                            | PARAMETER                                                              | H                                             |     | нст  |     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                                                      | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |      |     |  |
|                                     | CP to Q <sub>0</sub> , Q <sub>7</sub>                                  |                                               | 20  | 19   | ns  |  |
|                                     | CP to I/O <sub>n</sub>                                                 |                                               | 20  | 19   | ns  |  |
| t <sub>PHL</sub>                    | $\overline{MR}$ to Q <sub>0</sub> , Q <sub>7</sub> or I/O <sub>n</sub> |                                               | 20  | 23   | ns  |  |
| f <sub>max</sub>                    | maximum clock frequency                                                |                                               | 50  | 46   | MHz |  |
| C <sub>I</sub>                      | input capacitance                                                      |                                               | 3.5 | 3.5  | pF  |  |
| C <sub>I/O</sub>                    | input/output capacitance                                               |                                               | 10  | 10   | pF  |  |
| C <sub>PD</sub>                     | power dissipation capacitance per package                              | notes 1 and 2                                 | 120 | 125  | pF  |  |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_1 \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

### 74HC/HCT299

### **PIN DESCRIPTION**

| PIN NO.                    | SYMBOL                                | NAME AND FUNCTION                                             |
|----------------------------|---------------------------------------|---------------------------------------------------------------|
| 1, 19                      | S <sub>0</sub> , S <sub>1</sub>       | mode select inputs                                            |
| 2, 3                       | $\overline{OE}_1$ , $\overline{OE}_2$ | 3-state output enable inputs (active LOW)                     |
| 7, 13, 6, 14, 5, 15, 4, 16 | I/O <sub>0</sub> to I/O <sub>7</sub>  | parallel data inputs or 3-state parallel outputs (bus driver) |
| 8, 17                      | Q <sub>0</sub> , Q <sub>7</sub>       | serial outputs (standard output)                              |
| 9                          | MR                                    | asynchronous master reset input (active LOW)                  |
| 10                         | GND                                   | ground (0 V)                                                  |
| 11                         | D <sub>SR</sub>                       | serial data shift-right input                                 |
| 12                         | СР                                    | clock input (LOW-to-HIGH, edge-triggered)                     |
| 18                         | D <sub>SL</sub>                       | serial data shift-left input                                  |
| 20                         | V <sub>CC</sub>                       | positive supply voltage                                       |







# 8-bit universal shift register; 3-state

### 74HC/HCT299



### **MODE SELECT TABLE**

| INPUTS |                |                |    | RESPONSE                                                           |
|--------|----------------|----------------|----|--------------------------------------------------------------------|
| MR     | S <sub>1</sub> | S <sub>0</sub> | СР | RESPONSE                                                           |
| L      | X              | Х              | Х  | asynchronous reset; Q <sub>0</sub> –Q <sub>7</sub> = LOW           |
| Н      | Н              | Н              | 1  | parallel load; $I/O_n \rightarrow Q_n$                             |
| Н      | L              | Н              | 1  | shift right; $D_{SR} \rightarrow Q_0$ , $Q_0 \rightarrow Q_1$ etc. |
| Н      | Н              | L              | 1  | shift left; $D_{SL} \rightarrow Q_7$ , $Q_7 \rightarrow Q_6$ etc.  |
| Н      | L              | L              | X  | hold                                                               |

#### **Notes**

1. H = HIGH voltage level

L = LOW voltage level

X = don't care

↑ = LOW-to-HIGH CP transition

# 74HC/HCT299



# 8-bit universal shift register; 3-state

74HC/HCT299

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver (parallel I/Os)

standard (serial outputs)

I<sub>CC</sub> category: MSI

### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                                      | T <sub>amb</sub> (°C) |                |                 |                 |                 |                 |                 |      | TEST CONDITIONS   |           |  |
|-------------------------------------|--------------------------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|-----------|--|
| 0)/4501                             | DADAMETED                                                                            | 74HC                  |                |                 |                 |                 |                 |                 |      |                   | WAVEFORMO |  |
| SYMBOL                              | PARAMETER                                                                            | +25                   |                |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub>   | WAVEFORMS |  |
|                                     |                                                                                      | min.                  | typ.           | max.            | min.            | max.            | min.            | max.            |      | (*)               |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>0</sub> , Q <sub>7</sub>                           |                       | 66<br>24<br>19 | 200<br>40<br>34 |                 | 250<br>50<br>43 |                 | 300<br>60<br>51 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to I/O <sub>n</sub>                                          |                       | 66<br>24<br>19 | 200<br>40<br>34 |                 | 250<br>50<br>43 |                 | 300<br>60<br>51 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |  |
| t <sub>PHL</sub> /                  | propagation delay MR to Q <sub>0</sub> , Q <sub>7</sub> or I/O <sub>n</sub>          |                       | 66<br>24<br>19 | 200<br>40<br>34 |                 | 250<br>50<br>43 |                 | 300<br>60<br>51 | ns   | 2.0<br>4.5<br>6.0 | Fig.7     |  |
| t <sub>PZH</sub>                    | $\frac{\text{3-state output enable time}}{\overline{\text{OE}}_n \text{ to I/O}_n}$  |                       | 50<br>18<br>14 | 155<br>31<br>26 |                 | 195<br>39<br>33 |                 | 235<br>47<br>40 | ns   | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PZL</sub>                    | 3-state output enable time $\overline{OE}_n$ to $I/O_n$                              |                       | 41<br>15<br>12 | 130<br>26<br>22 |                 | 165<br>33<br>28 |                 | 195<br>39<br>33 | ns   | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PHZ</sub>                    | $\frac{\text{3-state output disable time}}{\overline{\text{OE}}_n \text{ to I/O}_n}$ |                       | 66<br>24<br>19 | 185<br>37<br>31 |                 | 230<br>46<br>39 |                 | 280<br>56<br>48 | ns   | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PLZ</sub>                    | $\frac{\text{3-state output disable time}}{\overline{\text{OE}}_n \text{ to I/O}_n}$ |                       | 55<br>20<br>16 | 155<br>31<br>26 |                 | 195<br>39<br>33 |                 | 235<br>47<br>40 | ns   | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time<br>bus driver (I/O <sub>n</sub> )                             |                       | 14<br>5<br>4   | 60<br>12<br>10  |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time standard (Q <sub>0</sub> , Q <sub>7</sub> )                   |                       | 19<br>7<br>6   | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                     | 80<br>16<br>14        | 17<br>6<br>5   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |  |
| t <sub>W</sub>                      | master reset pulse width LOW                                                         | 80<br>16<br>14        | 19<br>7<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7     |  |

# 8-bit universal shift register; 3-state

# 74HC/HCT299

| SYMBOL           |                                                                      |                 |                  |      | T <sub>amb</sub> ( |            | TES             | ST CONDITIONS |     |                   |           |
|------------------|----------------------------------------------------------------------|-----------------|------------------|------|--------------------|------------|-----------------|---------------|-----|-------------------|-----------|
|                  | DAD 444-T-D                                                          |                 |                  |      | 74H                | UNIT       |                 | WAVEFORMS     |     |                   |           |
|                  | PARAMETER                                                            |                 | +25              |      |                    | -40 to +85 |                 | -40 to +125   |     | V <sub>CC</sub>   | WAVEFORMS |
|                  |                                                                      | min.            | typ.             | max. | min.               | max.       | min.            | max.          |     | (•)               |           |
| t <sub>rem</sub> | removal time MR to CP                                                | 5<br>5<br>5     | -14<br>-5<br>-4  |      | 5<br>5<br>5        |            | 5<br>5<br>5     |               | ns  | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>su</sub>  | set-up time<br>D <sub>SR</sub> , D <sub>SL</sub> to CP               | 100<br>20<br>17 | 33<br>12<br>10   |      | 125<br>25<br>21    |            | 150<br>30<br>26 |               | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>su</sub>  | set-up time<br>S <sub>0</sub> , S <sub>1</sub> to CP                 | 100<br>20<br>17 | 33<br>12<br>10   |      | 125<br>25<br>21    |            | 150<br>30<br>26 |               | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |
| t <sub>su</sub>  | set-up time<br>I/O <sub>n</sub> to CP                                | 125<br>25<br>21 | 39<br>14<br>11   |      | 155<br>31<br>26    |            | 190<br>38<br>32 |               | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>h</sub>   | hold time I/O <sub>n</sub> , D <sub>SR</sub> , D <sub>SL</sub> to CP | 0<br>0<br>0     | -14<br>-5<br>-4  |      | 0<br>0<br>0        |            | 0<br>0<br>0     |               | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>h</sub>   | hold time<br>S <sub>0</sub> , S <sub>1</sub> to CP                   | 0<br>0<br>0     | -28<br>-10<br>-8 |      | 0<br>0<br>0        |            | 0<br>0<br>0     |               | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |
| f <sub>max</sub> | maximum clock pulse frequency                                        | 5.0<br>25<br>29 | 15<br>45<br>54   |      | 4.0<br>20<br>24    |            | 3.4<br>17<br>20 |               | MHz | 2.0<br>4.5<br>6.0 | Fig.6     |

# 8-bit universal shift register; 3-state

74HC/HCT299

### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver (parallel I/Os)

standard (serial outputs)

I<sub>CC</sub> category: MSI

### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                             | UNIT LOAD COEFFICIENT |
|-----------------------------------|-----------------------|
| I/O <sub>n</sub>                  | 0.25                  |
| D <sub>SR</sub> , D <sub>SL</sub> | 0.25                  |
| CP, S <sub>0</sub>                | 0.60                  |
| MR, S₁                            | 0.25                  |
| ŌĒn                               | 0.30                  |

# 8-bit universal shift register; 3-state

### 74HC/HCT299

### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                             |       |      |      |            | TES  | T CONDITIONS |      |      |                 |           |  |
|-------------------------------------|-----------------------------------------------------------------------------|-------|------|------|------------|------|--------------|------|------|-----------------|-----------|--|
| SYMBOL                              | PARAMETER                                                                   | 74НСТ |      |      |            |      |              |      |      |                 | WAYEEODMO |  |
| STWIBOL                             | PARAMETER                                                                   | +25   |      |      | -40 to +85 |      | -40 to +125  |      | UNIT | V <sub>CC</sub> | WAVEFORMS |  |
|                                     |                                                                             | min.  | typ. | max. | min.       | max. | min.         | max. |      | (',             |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>0</sub> , Q <sub>7</sub>                  |       | 22   | 37   |            | 46   |              | 56   | ns   | 4.5             | Fig.6     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to I/O <sub>n</sub>                                 |       | 22   | 37   |            | 46   |              | 56   | ns   | 4.5             | Fig.6     |  |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>0</sub> , Q <sub>7</sub> or I/O <sub>n</sub> |       | 27   | 46   |            | 58   |              | 69   | ns   | 4.5             | Fig.7     |  |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}_n$ to I/O <sub>n</sub>            |       | 19   | 30   |            | 38   |              | 45   | ns   | 4.5             | Fig.9     |  |
| t <sub>PHZ</sub>                    | 3-state output disable time $\overline{OE}_n$ to I/O <sub>n</sub>           |       | 24   | 37   |            | 46   |              | 56   | ns   | 4.5             | Fig.9     |  |
| t <sub>PLZ</sub>                    | 3-state output disable time $\overline{OE}_n$ to I/O <sub>n</sub>           |       | 20   | 32   |            | 40   |              | 48   | ns   | 4.5             | Fig.9     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time<br>bus driver (I/O <sub>n</sub> )                    |       | 5    | 12   |            | 15   |              | 18   | ns   | 4.5             | Fig.6     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time standard (Q <sub>0</sub> , Q <sub>7</sub> )          |       | 7    | 15   |            | 19   |              | 22   | ns   | 4.5             | Fig.6     |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                            | 20    | 10   |      | 25         |      | 30           |      | ns   | 4.5             | Fig.6     |  |
| t <sub>W</sub>                      | master reset pulse width LOW                                                | 20    | 11   |      | 25         |      | 30           |      | ns   | 4.5             | Fig.7     |  |
| t <sub>rem</sub>                    | removal time MR to CP                                                       | 10    | 2    |      | 9          |      | 11           |      | ns   | 4.5             | Fig.7     |  |
| t <sub>su</sub>                     | set-up time<br>I/O <sub>n</sub> , D <sub>SR</sub> , D <sub>SL</sub> to CP   | 25    | 14   |      | 31         |      | 38           |      | ns   | 4.5             | Fig.6     |  |
| t <sub>su</sub>                     | set-up time<br>S <sub>0</sub> , S <sub>1</sub> to CP                        | 32    | 18   |      | 40         |      | 48           |      | ns   | 4.5             | Fig.8     |  |
| t <sub>h</sub>                      | hold time<br>I/O <sub>n</sub> , D <sub>SR</sub> , D <sub>SL</sub> to CP     | 0     | -11  |      | 0          |      | 0            |      | ns   | 4.5             | Fig.6     |  |
| t <sub>h</sub>                      | hold time<br>S <sub>0</sub> , S <sub>1</sub> to CP                          | 0     | -17  |      | 0          |      | 0            |      | ns   | 4.5             | Fig.8     |  |
| f <sub>max</sub>                    | maximum clock pulse frequency                                               | 25    | 42   |      | 20         |      | 17           |      | MHz  | 4.5             | Fig.6     |  |

### 74HC/HCT299

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the clock (CP) to output (I/O<sub>n</sub>, Q<sub>0</sub>, Q<sub>7</sub>) propagation delays, the clock pulse width, the I/O<sub>n</sub>,  $D_{SR}$  and  $D_{SL}$  to CP set-up and hold times, the output transition times and the maximum clock frequency.



# 8-bit universal shift register; 3-state

### 74HC/HCT299



(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$ . HCT :  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.8 Waveforms showing the set-up and hold times from the mode control inputs (S<sub>0</sub>, S<sub>1</sub>) to the clock (CP).



### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".